SystemVerilog
| SystemVerilog | |
|---|---|
| Paradigms | Structured (design) Object-oriented (verification) |
| Designed by | Synopsys, later IEEE |
| First appeared | 2002 |
| Stable release | IEEE 1800-2023
/ December 16, 2023 |
| Typing discipline | Static, weak |
| Filename extensions | .sv, .svh |
| Influenced by | |
| Verilog, VHDL, C++ (design) OpenVera, Java (verification) | |
SystemVerilog, standardized as IEEE 1800 by the Institute of Electrical and Electronics Engineers (IEEE), is a hardware description and hardware verification language commonly used to model, design, simulate, test and implement electronic systems in the semiconductor and electronic design industry. SystemVerilog is an extension of Verilog.